dc.contributor.advisor | Nagchoudhuri, Dipankar | |
dc.contributor.author | Patel, Jay | |
dc.date.accessioned | 2017-06-10T14:37:04Z | |
dc.date.available | 2017-06-10T14:37:04Z | |
dc.date.issued | 2006 | |
dc.identifier.citation | Patel, Jay (2006). Statistical delay modeling and analysis for system on chip. Dhirubhai Ambani Institute of Information and Communication Technology, viii, 49 p. (Acc.No: T00091) | |
dc.identifier.uri | http://drsr.daiict.ac.in/handle/123456789/128 | |
dc.description.abstract | It is seen that designing using conventional methodologies in Deep Sub Micron geometries, at times, ends up in very pessimistic design and less yield. This is because, today’s tools don’t consider statistical variation of parameters in the fabrication process. IC manufacturer can give probability distribution of such parameters. Using those distributions the tool to be designed will give the probability distribution for delays and slacks. A probabilistic estimation can be made about design functioning in deep sub micron geometries. The delays will have probability distributions based on the parameter variations. These distributions can be found using the way of SPICE simulations. But when circuit complexity increases, these simulations will take a lot of time and it is not the suitable way for large designs. A quick and efficient model has been developed based on MOSFET characteristics. Moreover, a statistical delay model for propagation delay of a gate has also been worked out. Also new methodology and implementation scheme is proposed. | |
dc.publisher | Dhirubhai Ambani Institute of Information and Communication Technology | |
dc.subject | Integrated circuits | |
dc.subject | System on Chip | |
dc.subject | VLSI | |
dc.subject | Very Large Scale Integrated | |
dc.classification.ddc | 621.395 PAT | |
dc.title | Statistical delay modeling and analysis for system on chip | |
dc.type | Dissertation | |
dc.degree | M. Tech | |
dc.student.id | 200411030 | |
dc.accession.number | T00091 | |