dc.contributor.advisor | Parikh, Chetan D. | |
dc.contributor.author | Patel, Vidyut A. | |
dc.date.accessioned | 2017-06-10T14:38:47Z | |
dc.date.available | 2017-06-10T14:38:47Z | |
dc.date.issued | 2011 | |
dc.identifier.citation | Patel, Vidyut A. (2011). Asynchronous analog to digital converter. Dhirubhai Ambani Institute of Information and Communication Technology, vii, 40 p. (Acc.No: T00288) | |
dc.identifier.uri | http://drsr.daiict.ac.in/handle/123456789/325 | |
dc.description.abstract | Nowadays, asynchronous systems are becoming more popular for low power applications. Asynchronous Systems help to reduce metastability errors and clock skew errors. This thesis is about an asynchronous analog to digital converter (ADC) designed for low power. Here, a design is proposed based on successive approximation algorithm with folding circuit. The folding circuit works as a voltage mapping circuit. The proposed ADC can be used with asynchronous systems as well as conventional synchronous systems. The ADC has been implemented for 5 bit resolution for input voltage range of 0.7V to 2V in 180nm technology. It achieves maximum speed of 8MSPS and DNL of 0.5LSB. The power consumption of the ADC is 2.6mW. | |
dc.publisher | Dhirubhai Ambani Institute of Information and Communication Technology | |
dc.subject | Analog to Digital converter | |
dc.subject | Integrated circuits | |
dc.subject | Electronic circuit design | |
dc.subject | Analog electronic systems | |
dc.subject | Design and construction | |
dc.subject | Low Power | |
dc.subject | Low supply voltage | |
dc.subject | Pipelined ADCs | |
dc.subject | Design and construction | |
dc.subject | Mathematical models | |
dc.subject | Low voltage integrated circuits | |
dc.classification.ddc | 621.3815322 PAT | |
dc.title | Asynchronous analog to digital converter | |
dc.type | Dissertation | |
dc.degree | M. Tech | |
dc.student.id | 200911014 | |
dc.accession.number | T00288 | |