Now showing items 358-377 of 820

    • Generative Adversarial Networks for Speech Technology Applications 

      Shah, Neil (Dhirubhai Ambani Institute of Information and Communication Technology, 2018)
      The deep learning renaissance has enabled the machines to understand the observed data in terms of a hierarchy of representations. This allows the machines to learn complicated nonlinear relationships between the representative ...
    • Generic approach based accident detection and notification system for motor-vehicles 

      Navinkumar, Patel Vismay (Dhirubhai Ambani Institute of Information and Communication Technology, 2017)
      "In today’s world, the inventions of powerful automobile engines have increased the speed of transportation. As a result the situation has become more vulnerable to the fatal accidents. In order to reduce these fatalities, ...
    • GPU-accelerated method of moments 

      Soni, Pushtivardhan (Dhirubhai Ambani Institute of Information and Communication Technology, 2015)
      This work considers the use of commodity graphics processing units (GPUs) for accelerating run-time critical phase of method of moments (MoM) which is a widely used computational electromagnetic (CEM) technique for solving ...
    • Handcrafted Feature Design for Voice Liveness Detection and Countermeasures for Spoof Attacks 

      Khoria, Kuldeep (2021)
      Automatic Speaker Verification (ASV) systems are highly vulnerable to the spoofing attacks. Spoof attacks are the attacks when an imposter tries to manipulate the biometric system and to get the access of the system by ...
    • Handwritten numeral recognition using polar histogram of low-level stroke features 

      Parekh, Krishna A. (Dhirubhai Ambani Institute of Information and Communication Technology, 2018)
      Optical Character Recognition (OCR) is a technology that converts handwritten as well as printed documents into digital documents. It is also important for conversion of PDFs as well as images into an editable and ...
    • Hardware implementation of multiband and multimode modem for software defined radio/ cognitive radio 

      Buddhbhatti, Dixit K. (Dhirubhai Ambani Institute of Information and Communication Technology, 2011)
      Present day programmable hardware and SDR (Software Defined Radio) have enabled radio processing to switch from analog to digital. The work presented here describes a method of designing a multiband & multimode modulator ...
    • Hardware software co-design of software defined radio 

      Joshi, Shivendra (Dhirubhai Ambani Institute of Information and Communication Technology, 2015)
      System on Chip are processor centric platform that offer hardware, software and I/O programmability on a single chip. A SoC basically consists of two parts - The Processing System and Programmable Logic. Processing System ...
    • Hardware-software design of real-time MPEG-2 video encoder 

      Sodani, Arpit (Dhirubhai Ambani Institute of Information and Communication Technology, 2015)
      The goal of this thesis is to analyze how MPEG-2 encoder can be optimized for real-time streaming applications Hw/Sw design re-configurable platform is chosen, where part of algorithm runs on CPU or on re-programmable ...
    • HDL based implementation of a node of hierarchical temporal memory. 

      Vyas, Pavan R. (Dhirubhai Ambani Institute of Information and Communication Technology, 2013)
      The main intention of this thesis is to give the basic information about the implementation of a node of one of the neural network algorithms. The main purpose of this thesis is to design, implement and analyze the node ...
    • HDL implementation and study of ANN architecture mapping onto multiple processing nodes 

      Dalal, Tejas D. (Dhirubhai Ambani Institute of Information and Communication Technology, 2014)
      A general methodology has implemented on several Processing Nodes (PN) to be connected to form an Artificial Neural Network (ANN). This design has multiple Activation functions on the same architecture which makes it ...
    • HDL implementation of a node of bayesian polytree interface 

      Patel, Jayendra (Dhirubhai Ambani Institute of Information and Communication Technology, 2014)
      In this thesis, we have particularly focussed on the aspects of the hardware implementation of the Bayesian inference framework within the George and Hawkins’ model. This framework is based on Judea Pearl’s belief propagation. ...
    • HDL implementation of associative memory based instruction predictor for power reduction 

      Rangani, Jaydeep (Dhirubhai Ambani Institute of Information and Communication Technology, 2014)
      Now a days, power consumption in digital integrated circuits/systems is a major issue. The goal here is to reduce power consumption, by assuming the circuit is divided in different power consuming modules, observing their ...
    • HDL implementation of palm associative memory 

      Kacheria, Rachit M. (Dhirubhai Ambani Institute of Information and Communication Technology, 2013)
      The objective of this paper is to implement and analyze the palm associative memory proposed by G. Palm [1]. In this paper, a design implementation of this algorithm, based on Verilog HDL (hardware description language) ...
    • Heuristic approach for segment based pairwise sequence alignment in bioinformatics 

      Desai, Jeet (Dhirubhai Ambani Institute of Information and Communication Technology, 2015)
      0
    • Heuristics for pair-wise sequence alignment 

      Patel, Dhara (Dhirubhai Ambani Institute of Information and Communication Technology, 2015)
      Develop framework for pairwise alignment of given two sequences based on their feature. There may be situation in which sequences look different but share common structure, function or evolutionary related information. ...
    • High Performance Computing 

      Patel, Jaykumar (Dhirubhai Ambani Institute of Information and Communication Technology, 2016)
      Technology today has evolved from the Mainframe computers to laptops to small and smart handheld devices. These smart end devices are accompanied with extremely robust ARM 64-bit processors which are a perfect blend of ...
    • High speed sample and hold circuit design 

      Dwivedi, Varun Kumar (Dhirubhai Ambani Institute of Information and Communication Technology, 2010)
      Sampling of the time-varying input signal is the first step in any type of Analog to Digital (A/D) conversion. For Low Power and high-speed A/D converter, a high-performance Sample and Hold (S/H) circuit is needed as its ...
    • High speed, low offset voltage cmos comparator 

      Sheikh, Parveen (Dhirubhai Ambani Institute of Information and Communication Technology, 2010)
      The Analog to digital converters are the key interface blocks between the continuous time domain and the discrete-time digital domain. The performance of high-speed data conversion and digital communication interfaces is ...
    • High-performance low-voltage current mirror design 

      Gandhi, Nikunj (Dhirubhai Ambani Institute of Information and Communication Technology, 2010)
      Design of high precision analog circuits requires accounting for the mismatch between nominally identical transistors. In this work, errors affecting CMOS current mirrors due to mismatch between identical transistors are ...
    • High-speed 512-point FFT single-chip processor architecture 

      Sinha, Ajay Kumar (Dhirubhai Ambani Institute of Information and Communication Technology, 2008)
      This thesis present a fully parallel novel fixed point 16-bit word width 512 point FFT processor architecture. The 512 point FFT is realized by decomposing it into three 8 point FFT units. This approach reduces the number ...