dc.contributor.advisor | Mishra, Biswajit | |
dc.contributor.author | Parmar, Palas | |
dc.date.accessioned | 2017-06-10T14:44:11Z | |
dc.date.available | 2017-06-10T14:44:11Z | |
dc.date.issued | 2016 | |
dc.identifier.citation | Parmar, Palas (2016). Reconfigurable hardware implementation of image processing techniques. Dhirubhai Ambani Institute of Information and Communication Technology, viii, 53p. (Acc.No: T00562) | |
dc.identifier.uri | http://drsr.daiict.ac.in/handle/123456789/599 | |
dc.description.abstract | Nowadays, wearable devices are becoming increasingly popular in everyday lifedue to the advances in body sensor network. The primary concern of these devicesis the power consumption that has implications on the lifetime of battery,form factor, etc. An energy efficient platform is developed as an in-house projectaddressing the computational needs of such devices. Due to the reconfigurablenature of the architecture, the platform has the capability to map multiple frequentlyused Digital Signal Processing (DSP) functions thereby limiting the gatecount as opposed to its dedicated accelerator counterpart. Minimizing the gatecount is desirable in case of low power and low voltage applications.In this work, we explore the possibility of mapping image processing algorithmson the architecture. The smoothing operation and DCT operation are mapped onthe architecture. This poses a large memory requirement owing to store image,hence we further focus on developing multiple controllers for the peripheral interfacesthat enables the architecture to interact with the external environment,thereby eliminating the memory constraint. The interface is used to transfer, postprocess(when necessary) and display the data processed by the proposed architectureon external devices like computer or display panel. The two interfacesdeveloped are VGA interface and UART interface. The architecture require 2304clock cycles for smoothing �16 16� sub-block of a grayscale image whereas theRMS error between the resultant image and MATLAB processed image is 0.8673.The architecture require 336 clock cycles to obtain the DCT of �8 8� sub-block ofa grayscale image. The error between the hardware computed DCT andMATLABcomputed DCT of a Lena intensity image of size �128 128� is quantified by L2norm which comes out to be 2.0214 for a compression of 84%. | |
dc.publisher | Dhirubhai Ambani Institute of Information and Communication Technology | |
dc.subject | Image Processing Techniques | |
dc.subject | Peripheral Interface Controller | |
dc.subject | Two Dimensional Convolution | |
dc.subject | DCT Comutation | |
dc.subject | Circuit Technology | |
dc.subject | Digital Signal Processing | |
dc.classification.ddc | 621.3678 PAR | |
dc.title | Reconfigurable hardware implementation of image processing techniques | |
dc.type | Dissertation | |
dc.degree | M. Tech | |
dc.student.id | 201411008 | |
dc.accession.number | T00562 | |