• Login
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Browse

    All of DSpaceCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsThis CollectionBy Issue DateAuthorsTitlesSubjects

    My Account

    LoginRegister

    Statistics

    View Usage StatisticsView Google Analytics Statistics

    Design and Implementation of 3-stage Low Power Interrupt Driven Processor using RISC-V ISA

    Thumbnail
    View/Open
    201811023.pdf (435.0Kb)
    Date
    2020
    Author
    Kosta, Ankur
    Metadata
    Show full item record
    Abstract
    The hardware-software interface, incorporated in the Instruction set architecture (ISA), is arguably the most crucial interface in the computer system. An open ISA standard can help in increasing the innovation in microprocessor design and reduce the overall cost of the computer system. In this project, I present a Low power Interrupt-Driven 3-stage microprocessor using RISC-V ISA. RISC-V is a free and open ISA which is structured as a small base ISA with multiple optional extensions. The base ISA is very simple, making it appropriate for research and education purposes but, complete enough to be suitable for inexpensive, low power embedded systems. The optional extension makes it even more powerful ISA, which is suitable for general purpose and high-performance computing.
    URI
    http://drsr.daiict.ac.in//handle/123456789/931
    Collections
    • M Tech Dissertations [923]

    Resource Centre copyright © 2006-2017 
    Contact Us | Send Feedback
    Theme by 
    Atmire NV
     

     


    Resource Centre copyright © 2006-2017 
    Contact Us | Send Feedback
    Theme by 
    Atmire NV