Please use this identifier to cite or link to this item: http://drsr.daiict.ac.in//handle/123456789/1015
Full metadata record
DC FieldValueLanguage
dc.contributor.advisorBhatt, Amit
dc.contributor.advisorPalaparthy, Vinay
dc.contributor.authorLaddha, Prashant
dc.date.accessioned2022-05-06T17:43:45Z
dc.date.available2023-02-24T17:43:45Z
dc.date.issued2021
dc.identifier.citationLaddha, Prashant (2021). Design and Implementation of AI Accelerator based Coprocessor for IoT node using RISC-V ISA. Dhirubhai Ambani Institute of Information and Communication Technology. ix, 31 p. (Acc.No: T00950)
dc.identifier.urihttp://drsr.daiict.ac.in//handle/123456789/1015
dc.description.abstractSemiconductor industry has seen a considerable amount of growth in the processor industry. The design of a processor is focused on two aspects namely power and performance. Hardware acceleration is an efficient method to boost performance of any processor. This work shows how to accelerate multiply and accumulate (MAC) operation based algorithms on a general-purpose processor. A RISC-V based processor is designed with a tightly coupled coprocessor(TCC). Reduced Instruction Set Computer (RISC) architecture provides higher operating frequency and low power design as compared to Complex Instruction Set Computer (CISC) philosophy. The objective of this work is to realize a time-efficient architecture to accelerate the matrix multiplication for various applications. For this purpose, Single Instruction Multiple Data (SIMD) based coprocessor has been introduced in the proposed design which increases the capability of a resource constrained micro-controller. To achieve low power design, power techniques like clock gating, power gating are implemented. The SoC is designed using Verilog-HDL language. The processor has been synthesized with different 45nm and 180nm technology nodes for Application Specific Integrated Circuit (ASIC).
dc.subjectSemiconductor
dc.subjectComplex Instruction Set Computer (CISC)
dc.subjectSingle Instruction Multiple Data (SIMD)
dc.subjectVerilog-HDL language
dc.subjectApplication Specific Integrated Circuit (ASIC)
dc.classification.ddc621.3815 LAD
dc.titleDesign and Implementation of AI Accelerator based Coprocessor for IoT node using RISC-V ISA
dc.typeDissertation
dc.degreeM. Tech
dc.student.id201911023
dc.accession.numberT00950
Appears in Collections:M Tech Dissertations

Files in This Item:
File Description SizeFormat 
201911023_Prashant Laddha - Amit Bhatt.pdf
  Restricted Access
1.8 MBAdobe PDFView/Open Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.