Please use this identifier to cite or link to this item:
http://drsr.daiict.ac.in//handle/123456789/133
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.advisor | Nagchoudhuri, Dipankar | |
dc.contributor.author | Mohanty, Swaprakash | |
dc.date.accessioned | 2017-06-10T14:37:05Z | - |
dc.date.available | 2017-06-10T14:37:05Z | - |
dc.date.issued | 2006 | |
dc.identifier.citation | Mohanty, Swaprakash (2006). Design of a low power, high speed MAC unit. Dhirubhai Ambani Institute of Information and Communication Technology, xiii, 77 p. (Acc.No: T00096) | |
dc.identifier.uri | http://drsr.daiict.ac.in/handle/123456789/133 | - |
dc.description.abstract | MAC operation is the main computational kernel in any digital signal processing architectures. MAC consumes nearly 2/3 portion of total power dissipated in a DSP block. This thesis deals with the design of a low power, high-speed MAC unit using custom based approach. Power-delay product (PDP) is taken as a design metric for this thesis. To meet the objective the first step is to design low power and speed efficient sub-blocks of a MAC unit such as Full Adder, register, multiplexer etc. Five different types of MAC units are designed. They are MAC unit using modified Booth’s algorithm, MAC unit using carry save principle, MAC unit using bypass principle and reconfigurable MAC unit. A performance analysis is drawn among these architectures. MAC unit is implemented using both conventional full adders as well as using a low power, high-speed full adder architecture. Layout of MAC unit architectures are done using Magic tool (0.25µm technology as well as 0.18 µm technology). Power & timing analysis are done using LTSpice & Irsim tool. After simulation it is concluded that MAC unit designed using bypass principle and reconfigurable MAC unit are suitable for low power DSP applications. | |
dc.publisher | Dhirubhai Ambani Institute of Information and Communication Technology | |
dc.subject | Digital signal processing | |
dc.classification.ddc | 621.3822 MOH | |
dc.title | Design of a low power, high speed MAC unit | |
dc.type | Dissertation | |
dc.degree | M. Tech | |
dc.student.id | 200411035 | |
dc.accession.number | T00096 | |
Appears in Collections: | M Tech Dissertations |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
200411035.pdf Restricted Access | 2.22 MB | Adobe PDF | View/Open Request a copy |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.