Please use this identifier to cite or link to this item: http://drsr.daiict.ac.in//handle/123456789/143
Full metadata record
DC FieldValueLanguage
dc.contributor.advisorNagchoudhuri, Dipankar
dc.contributor.authorParashar, Umesh
dc.date.accessioned2017-06-10T14:37:08Z
dc.date.available2017-06-10T14:37:08Z
dc.date.issued2007
dc.identifier.citationParashar, Umesh (2007). Low power improved full scan BIST. Dhirubhai Ambani Institute of Information and Communication Technology, ix, 66 p. (Acc.No: T00106)
dc.identifier.urihttp://drsr.daiict.ac.in/handle/123456789/143
dc.description.abstractLow power testing of VLSI circuits has recently become an area of concern due to yield and reliability problems. Past research on low power testing has shown that, switching activity and test time are the main factors that influence the heat dissipation during test. This thesis presents a scan-based BIST scheme that reduces switching activity (SA) in the circuit under test (CUT) and test application time without compromising in fault coverage (FC). The proposed BIST scheme is based on combined BIST approach (combining both test-per-scan and test-per-clock test methodologies), two different functional lengths during scan, and a low transition random test pattern generator (LT-RTPG) as TPG. It takes optimal advantage of three techniques and reaches desired FC faster with a significant reduction in switching activity. Experiments conducted on different ISCAS’89 benchmark circuits report up to 24% reduction in SA and up to 80% reduction in the test length. The register transfer level (RTL) implementation of the proposed BIST is done on a 4-bit sequential multiplier circuit (for 90nm technology; Spartan-3 FPGA) to validate effectiveness of the proposed BIST under constraints of supply voltage, glitches, and technology parameters (for 90nm). Experimental results show that proposed BIST achieves 13.75% reduction in the average power dissipation compared to LFSR based BIST.
dc.publisherDhirubhai Ambani Institute of Information and Communication Technology
dc.subjectEmbedded computer systems
dc.subjectComputer firmware
dc.subjectElectronic apparatus and appliances
dc.subjectElectronic apparatus and appliances
dc.subjectDesign and construction
dc.subjectVery large scale integration
dc.subjectVLSI
dc.subjectAutomatic checkout equipment
dc.subjectIntegrated circuits - Testing
dc.subjectBuilt-in self-test
dc.classification.ddc621.3950287 PAR
dc.titleLow power improved full scan BIST
dc.typeDissertation
dc.degreeM. Tech
dc.student.id200511004
dc.accession.numberT00106
Appears in Collections:M Tech Dissertations

Files in This Item:
File Description SizeFormat 
200511004.pdf
  Restricted Access
1.12 MBAdobe PDFThumbnail
View/Open Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.