Please use this identifier to cite or link to this item: http://drsr.daiict.ac.in//handle/123456789/152
Title: Low power microprocessor design
Authors: Dubey, Rahul
Bhatt, Vishal
Keywords: Microprocessors
Energy conservation
Low voltage integrated circuits
Design and construction
Computer architecture
Issue Date: 2007
Publisher: Dhirubhai Ambani Institute of Information and Communication Technology
Citation: Bhatt, Vishal (2007). Low power microprocessor design. Dhirubhai Ambani Institute of Information and Communication Technology, x, 79 p. (Acc.No: T00115)
Abstract: This research work tries to reduce the power consumption of a processor with signal processing features. For low power design, focus is on developing ‘Low power synthesizable Register File’, as the initial study shows that there is potential for significant benefit by doing this. Two techniques are proposed and implemented in this work, (1) Compiler Driven Register Access (CDRA) (2) Register Windowing. Here, Register Windowing is an extension to an earlier technique called ‘Register Isolation’. Benchmarks used for evaluating design in terms of power consumption and performance, simulate conditions encountered by the processor in control and DSP applications. After applying various low power techniques, average power reduction obtained across benchmarks is 1.5% and the maximum power reduction obtained is 2.6% when compared to Base Processor which is a customized version of MIPS architecture with signal processing capability.
URI: http://drsr.daiict.ac.in/handle/123456789/152
Appears in Collections:M Tech Dissertations

Files in This Item:
File Description SizeFormat 
200511016.pdf
  Restricted Access
1.92 MBAdobe PDFThumbnail
View/Open Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.