Please use this identifier to cite or link to this item: http://drsr.daiict.ac.in//handle/123456789/209
Full metadata record
DC FieldValueLanguage
dc.contributor.advisorParikh, Chetan D.
dc.contributor.authorRathore, Akhil
dc.date.accessioned2017-06-10T14:37:32Z
dc.date.available2017-06-10T14:37:32Z
dc.date.issued2008
dc.identifier.citationRathore, Akhil (2008). Design of a high speed I/O buffer. Dhirubhai Ambani Institute of Information and Communication Technology, ix, 33 p. (Acc.No: T00172)
dc.identifier.urihttp://drsr.daiict.ac.in/handle/123456789/209
dc.description.abstractIn high speed serial transmission of data, output buffer creates the bottleneck. Current Mode Logic (CML) buffers have gained wide acceptance in most high speed serial interfaces as they reach speed of the order of Gbp/s. CML buffers achieves high speed due to low output voltage swing which reduces transition time. Presently CML buffers are designed with differential architecture and uses different bandwidth extension technique (inductive peaking, negative miller capacitance, active feedback) to increase the speed. At high frequency, input output coupling limits the bandwidth due to miller effect because of gate to drain capacitance. The proposed design incorporates the architecture which reduces miller effect, hence achieves high bandwidth. In this topology a source follower drives a common-gate stage which is an example of ‘unilateral’ amplifier, that is, one in which signal can flow only in one way over large bandwidths. It reduces unintended and undesired feedback. This CML buffer is designed for OC-192/STM-64 application to be used in limiting amplifier which is a critical block in optical system. OC-192/STM-64 works around 10Gbps.
dc.publisherDhirubhai Ambani Institute of Information and Communication Technology
dc.subjectMemory management
dc.subjectComputer science Bipolar transistors
dc.subjectMetal oxide semiconductors
dc.subjectDigital electronics
dc.subjectDesign
dc.subjectRandom access memory
dc.subjectElectronic circuit design
dc.subjectElectric current converters
dc.subjectComputer architecture
dc.classification.ddc621.381528 RAT
dc.titleDesign of a high speed I/O buffer
dc.typeDissertation
dc.degreeM. Tech
dc.student.id200611042
dc.accession.numberT00172
Appears in Collections:M Tech Dissertations

Files in This Item:
File Description SizeFormat 
200611042.pdf
  Restricted Access
1.32 MBAdobe PDFThumbnail
View/Open Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.