Please use this identifier to cite or link to this item:
http://drsr.daiict.ac.in//handle/123456789/221
Title: | Efficient ASIC implementation of advanced encryption standard |
Authors: | Nagchoudhuri, Dipankar Joshi, Ashwini Kumar |
Keywords: | Computers Access control Standards Data encryption Computer science Computer security Passwords Computer security Computer algorithms Testing |
Issue Date: | 2008 |
Publisher: | Dhirubhai Ambani Institute of Information and Communication Technology |
Citation: | Joshi, Ashwini Kumar (2008). Efficient ASIC implementation of advanced encryption standard. Dhirubhai Ambani Institute of Information and Communication Technology, viii, 88 p. (Acc.No: T00184) |
Abstract: | In spite of the many defense techniques, software vulnerabilities like buffer overflow, format string vulnerability and integer vulnerability is still exploited by attackers. These software vulnerabilities arise due to programming mistakes which allows security bugs to be exploited. Buffer overflow occurs when buffer is given more data than the capacity of it. Format string vulnerability arises when data supplied by attacker is passed to formatting functions as format string argument. Integer vulnerability occurs when program evaluates an integer to unexpected value due to integer overflows, underflows, truncation errors or signed conversion errors. The hardware based solution called tagged architecture protects a system against mentioned vulnerabilities. In tagged architecture, each memory byte is appended with one tag bit to mark data that comes from I/O. Whenever I/O supplied data is used to transfer control of a system or to access memory, an alert is raised and program is terminated. This thesis proposes a weakness of tagged architecture by finding false positives and false negatives on it. It also proposes the improvements to the tagged architecture to avoid found false positives on it. The prototype implementation of improved tagged architecture is done in SimpleScalar simulator. The SimpleScalar simulator is a architectural simulator. The security evaluation is done for tagged architecture and improved tagged architecture through benchmarks and synthetic vulnerable programs. |
URI: | http://drsr.daiict.ac.in/handle/123456789/221 |
Appears in Collections: | M Tech Dissertations |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
200611039.pdf Restricted Access | 3.02 MB | Adobe PDF | View/Open Request a copy |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.