Please use this identifier to cite or link to this item: http://drsr.daiict.ac.in//handle/123456789/286
Full metadata record
DC FieldValueLanguage
dc.contributor.advisorParikh, Chetan D.
dc.contributor.authorDwivedi, Varun Kumar
dc.date.accessioned2017-06-10T14:38:17Z
dc.date.available2017-06-10T14:38:17Z
dc.date.issued2010
dc.identifier.citationDwivedi, Varun Kumar (2010). High speed sample and hold circuit design. Dhirubhai Ambani Institute of Information and Communication Technology, x, 38 p. (Acc.No: T00249)
dc.identifier.urihttp://drsr.daiict.ac.in/handle/123456789/286
dc.description.abstractSampling of the time-varying input signal is the first step in any type of Analog to Digital (A/D) conversion. For Low Power and high-speed A/D converter, a high-performance Sample and Hold (S/H) circuit is needed as its front-end component. In this thesis, the high speed sample and hold circuit has been designed, requiring low power as a front end block of pipeline analog to digital converter. In this work, architectures of sample and hold circuit are studied and issues which limit the performance of sample and hold circuits are discussed. A fully differential S/H circuit using bottom plate sampling is proposed. The circuit has been designed in order to meet the specification. Amplifiers are studied and folded-cascode amplifier is chosen as an optimum architecture for switch capacitor based sample and hold circuit. The proposed circuit is designed optimally in a 180 nm CMOS process, in the Cadence Spectre environment. The speed and power achieved are 125 MSPS, 6.8mW respectively.
dc.publisherDhirubhai Ambani Institute of Information and Communication Technology
dc.subjectDigital integrated circuits
dc.subjectComputer-aided design
dc.subjectIntegrated circuits
dc.subjectVery large scale integration
dc.subjectComputer-aided design
dc.subjectAnalog electronic systems
dc.subjectMetal oxide semiconductors
dc.subjectMixed signal circuits
dc.subjectDesign
dc.subjectElectronic circuit design
dc.classification.ddc621.395 DWI
dc.titleHigh speed sample and hold circuit design
dc.typeDissertation
dc.degreeM. Tech
dc.student.id200811011
dc.accession.numberT00249
Appears in Collections:M Tech Dissertations

Files in This Item:
File Description SizeFormat 
200811011.pdf
  Restricted Access
339.2 kBAdobe PDFThumbnail
View/Open Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.