Please use this identifier to cite or link to this item:
http://drsr.daiict.ac.in//handle/123456789/286
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.advisor | Parikh, Chetan D. | |
dc.contributor.author | Dwivedi, Varun Kumar | |
dc.date.accessioned | 2017-06-10T14:38:17Z | |
dc.date.available | 2017-06-10T14:38:17Z | |
dc.date.issued | 2010 | |
dc.identifier.citation | Dwivedi, Varun Kumar (2010). High speed sample and hold circuit design. Dhirubhai Ambani Institute of Information and Communication Technology, x, 38 p. (Acc.No: T00249) | |
dc.identifier.uri | http://drsr.daiict.ac.in/handle/123456789/286 | |
dc.description.abstract | Sampling of the time-varying input signal is the first step in any type of Analog to Digital (A/D) conversion. For Low Power and high-speed A/D converter, a high-performance Sample and Hold (S/H) circuit is needed as its front-end component. In this thesis, the high speed sample and hold circuit has been designed, requiring low power as a front end block of pipeline analog to digital converter. In this work, architectures of sample and hold circuit are studied and issues which limit the performance of sample and hold circuits are discussed. A fully differential S/H circuit using bottom plate sampling is proposed. The circuit has been designed in order to meet the specification. Amplifiers are studied and folded-cascode amplifier is chosen as an optimum architecture for switch capacitor based sample and hold circuit. The proposed circuit is designed optimally in a 180 nm CMOS process, in the Cadence Spectre environment. The speed and power achieved are 125 MSPS, 6.8mW respectively. | |
dc.publisher | Dhirubhai Ambani Institute of Information and Communication Technology | |
dc.subject | Digital integrated circuits | |
dc.subject | Computer-aided design | |
dc.subject | Integrated circuits | |
dc.subject | Very large scale integration | |
dc.subject | Computer-aided design | |
dc.subject | Analog electronic systems | |
dc.subject | Metal oxide semiconductors | |
dc.subject | Mixed signal circuits | |
dc.subject | Design | |
dc.subject | Electronic circuit design | |
dc.classification.ddc | 621.395 DWI | |
dc.title | High speed sample and hold circuit design | |
dc.type | Dissertation | |
dc.degree | M. Tech | |
dc.student.id | 200811011 | |
dc.accession.number | T00249 | |
Appears in Collections: | M Tech Dissertations |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
200811011.pdf Restricted Access | 339.2 kB | Adobe PDF | View/Open Request a copy |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.