Please use this identifier to cite or link to this item: http://drsr.daiict.ac.in//handle/123456789/349
Full metadata record
DC FieldValueLanguage
dc.contributor.advisorSen, Subhajit
dc.contributor.authorChaora, Ankeet
dc.date.accessioned2017-06-10T14:39:08Z
dc.date.available2017-06-10T14:39:08Z
dc.date.issued2011
dc.identifier.citationChaora, Ankeet (2011). Design and layout of single bit per stage pipelined ADC. Dhirubhai Ambani Institute of Information and Communication Technology, x, 45 p. (Acc.No: T00312)
dc.identifier.urihttp://drsr.daiict.ac.in/handle/123456789/349
dc.description.abstractThe concept of pipe-lining, often used in digital circuits, can also be applied in the analog domain. It helps to achieve higher speed where several operations must be performed serially. In this work, pipe-lining is employed to create the analog-to-digital converter. The architecture consists of N stages, each including a sample and hold circuit, an ADC, a DAC, a sub tractor and possibly an amplifier. In actual implementation we combine two or more of these functions in one circuit. By pipe-lining, in the converter an optimization can be obtained between maximum sampling clock and the speed of the circuits used. The layout of simulated pipe-lined ADC has been created and parasitic have been extracted. Rigorous pre-layout and post-layout simulations have been done and obtained results are analyzed. The single bit per stage pipe-lined ADC has been implemented in UMC 180nm technology and simulated in Cadence Virtuoso Environment.
dc.publisherDhirubhai Ambani Institute of Information and Communication Technology
dc.subjectPipelined ADCs
dc.subjectDesign and construction
dc.subjectSelf-tuning controllers
dc.subjectMetal oxide semiconductors
dc.subjectDesign and construction
dc.subjectDigital-to-analog converter
dc.subjectAnalogue Front-End Architecture
dc.subjectData transmission systems
dc.subjectAnalog design
dc.subjectCMOS line driver
dc.subjectHigh speed amplifier
dc.subjectAdaptive line termination
dc.classification.ddc621.38159 CHA
dc.titleDesign and layout of single bit per stage pipelined ADC
dc.typeDissertation
dc.degreeM. Tech
dc.student.id200911044
dc.accession.numberT00312
Appears in Collections:M Tech Dissertations

Files in This Item:
File Description SizeFormat 
200911044.pdf
  Restricted Access
1.11 MBAdobe PDFThumbnail
View/Open Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.