Please use this identifier to cite or link to this item:
http://drsr.daiict.ac.in//handle/123456789/379
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.advisor | Bhatt, Amit | |
dc.contributor.author | Rana, Kunj | |
dc.date.accessioned | 2017-06-10T14:39:37Z | |
dc.date.available | 2017-06-10T14:39:37Z | |
dc.date.issued | 2012 | |
dc.identifier.citation | Rana, Kunj (2012). Study of the effectiveness of various low power techniques on sequential and combinational gate dominated designs. Dhirubhai Ambani Institute of Information and Communication Technology, 76 p. (Acc.No: T00342) | |
dc.identifier.uri | http://drsr.daiict.ac.in/handle/123456789/379 | |
dc.description.abstract | In last decade, the technological advancement is seen in semiconductor field like never before. The need for low power has caused a major paradigm shift where power dissipation has become as important consideration as performance and area. The size of the electronic equipments is getting smaller and smaller which requires smaller integrated circuits (ICs). Due to this the power consumption happens to be a major concern in developing the smaller ICs. The objective of the dissertation is to develop a low power digital design flow using CadenceĀ® tools. This report discusses various strategies and methods for designing low power circuits and systems. It describes the many issues facing designers at various levels and presents some of the techniques that have been proposed to overcome these difficulties. To do this, particular RTL (Verilog code) is taken for some design. First various floorplans are tested on the design for better power number then using the same design, analysis on two different interconnect estimation model is done. Finally using the floorplan and interconnect estimation model analysis results low power implementation is done for the same design which is passed through various steps of digital design flow like synthesis, floor planning, placement, routing, and converted to GDSII (Graphic Database System) file format which can be directly sent to foundry. In low power implementation several techniques like clock gating, operand isolation, and multi Vt cells are used with some enhancement switches provided by the tool | |
dc.publisher | Dhirubhai Ambani Institute of Information and Communication Technology | |
dc.subject | Integrated circuits | |
dc.subject | Very large scale integration | |
dc.subject | Metal oxide semiconductors|Digital integrated circuits | |
dc.subject | Compter-aided design | |
dc.subject | Low voltage integrated circuits | |
dc.subject | Low power systems | |
dc.subject | Data processing | |
dc.classification.ddc | 621.395 RAN | |
dc.title | Study of the effectiveness of various low power techniques on sequential and combinational gate dominated designs | |
dc.type | Dissertation | |
dc.degree | M. Tech | |
dc.student.id | 201011004 | |
dc.accession.number | T00342 | |
Appears in Collections: | M Tech Dissertations |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
201011004.pdf Restricted Access | 2.51 MB | Adobe PDF | View/Open Request a copy |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.