Please use this identifier to cite or link to this item: http://drsr.daiict.ac.in//handle/123456789/420
Full metadata record
DC FieldValueLanguage
dc.contributor.advisorZaveri, Mazad S
dc.contributor.authorVyas, Pavan R.
dc.date.accessioned2017-06-10T14:40:20Z-
dc.date.available2017-06-10T14:40:20Z-
dc.date.issued2013
dc.identifier.citationVyas, Pavan R. (2013). HDL based implementation of a node of hierarchical temporal memory.. Dhirubhai Ambani Institute of Information and Communication Technology, 53 p. (Acc.No: T00383)
dc.identifier.urihttp://drsr.daiict.ac.in/handle/123456789/420-
dc.description.abstractThe main intention of this thesis is to give the basic information about the implementation of a node of one of the neural network algorithms. The main purpose of this thesis is to design, implement and analyze the node of the HTM (Hierarchical Temporal Memory) algorithm suggested by Jeff Hawkins [1]. In this document, a design implementation of HTM algorithm node based on Verilog hardware description language and MATLAB programming language is given. The node of HTM algorithm is implemented using Xilinx Spartan-3e FPGA (Field Programmable Gate Array) kit. The simulation results obtained with Xilinx ISE (Integrated Software Environment) 10.1 software are also provided.
dc.publisherDhirubhai Ambani Institute of Information and Communication Technology
dc.subjectHardware Description language
dc.subjectHDL
dc.subjectOnline Machine learning Model
dc.subjectHierarchical Temporal Memory
dc.subjectHTM
dc.classification.ddc621.39 VYA
dc.titleHDL based implementation of a node of hierarchical temporal memory.
dc.typeDissertation
dc.degreeM. Tech
dc.student.id201111004
dc.accession.numberT00383
Appears in Collections:M Tech Dissertations

Files in This Item:
File Description SizeFormat 
201111004.pdf
  Restricted Access
5.16 MBAdobe PDFThumbnail
View/Open Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.