Please use this identifier to cite or link to this item: http://drsr.daiict.ac.in//handle/123456789/433
Full metadata record
DC FieldValueLanguage
dc.contributor.advisorSen, Subhajit
dc.contributor.authorKapadiya, Anand
dc.date.accessioned2017-06-10T14:40:34Z
dc.date.available2017-06-10T14:40:34Z
dc.date.issued2013
dc.identifier.citationKapadiya, Anand (2013). Phase locked loop (PLL) charge pump (CP) design for low power communication applications. Dhirubhai Ambani Institute of Information and Communication Technology, x, 21 p. (Acc.No: T00396)
dc.identifier.urihttp://drsr.daiict.ac.in/handle/123456789/433
dc.description.abstractPhase Locked Loop (PLL) plays a vital role in electronic applications, microprocessors, communication & computers. Recent advancement in wireless technologies & CMOS technologies show many advantages for medical diagnostic & treatment. Now a day, wireless implantable medical devices use RF trans-receiver to exchange data between body & external base station, need low power, low noise Phase Locked Loop (PLL). In this thesis, a Phase Locked Loop (PLL) Synthesizer & charge pump are implemented using BSIM3 180nm CMOS technology which will useful in low power communication applications like Medical Implant Communication Service (MICS) band devices. PLL is control system generating an output signal & its phase is related to an input reference signal phase. PLL Synthesizer can generate range of frequencies from fix input frequency. It consists of Phase Frequency Detector (PFD), Charge Pump (CP), Low Pass Filter (LPF), Voltage Controlled Oscillator (VCO) & Divider. PFD compares the input & output frequency phase & its difference go into CP. CP generate current proportional to phase difference & give it to LPF. LPF generate control voltage & give it to VCO. VCO generate output frequency proportional to control voltage. The output frequency goes into divider in feedback loop & divider output goes to PFD. This whole PLL Synthesizer is implemented using BSIM3 180nm CMOS technology in LTspice-IV tool & simulate in it. I have also implemented Modified CP which will useful for low power PLL Synthesizer. This PLL Synthesizer circuit works at 1.8V power supply, spur of -55dB & consume 3.2mW power. Proposed Modified CP has almost same up-down current & very low leakage current of 1.97pA but in the design random jitter or phase noise has not been considered.
dc.publisherDhirubhai Ambani Institute of Information and Communication Technology
dc.subjectPhase-locked
dc.subjectLoops
dc.subjectCPLL
dc.subjectClock and Data Recovery
dc.subjectCDR
dc.subjectJitter
dc.subjectPhase Noise
dc.subjectVCO
dc.subjectCharge Pump
dc.subjectPhase Detector
dc.subjectFrequency Detector
dc.subjectVoltage-Controlled Oscillator
dc.classification.ddc621.38 KAP
dc.titlePhase locked loop (PLL) charge pump (CP) design for low power communication applications
dc.typeDissertation
dc.degreeM. Tech
dc.student.id201111019
dc.accession.numberT00396
Appears in Collections:M Tech Dissertations

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.