Please use this identifier to cite or link to this item:
http://drsr.daiict.ac.in//handle/123456789/476
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.advisor | Dubey, Rahul | |
dc.contributor.author | Nair, Pradeep | |
dc.date.accessioned | 2017-06-10T14:41:22Z | |
dc.date.available | 2017-06-10T14:41:22Z | |
dc.date.issued | 2014 | |
dc.identifier.citation | Nair, Pradeep (2014). Fault tolerance schemes for mission critical applications. Dhirubhai Ambani Institute of Information and Communication Technology, x, 66 p. (Acc.No: T00439) | |
dc.identifier.uri | http://drsr.daiict.ac.in/handle/123456789/476 | |
dc.description.abstract | In absence of atmospheric protection, electronics involved in space systems are exposed to radiation effects. For maintaining the proper functioning of the device in space various distinct techniques are put in use. A prominent radiation effect called Single Event Upset (SEU) is capable of changing the state of data or any component within the system. Thus, if not rectified even a single error may lead to system failure. Further, the space system must have flexibility for easy modification and upgradation. Hence, the idea of developing a fault tolerant system in FPGA based on TMR scheme stands justified. The TMR scheme, which involves execution of same program in three redundant processors with majority voters to produce output, is used for SEU mitigation. Moreover, using softcore processors and FPGA provides the space system with wide flexibility for reconfiguration. This study provides a discussion on various Radiation effects on electronics in space environment, and the techniques used in mitigation of these effects for fault tolerance. In this thesis, a new context recovery algorithm for TMR-based system to detect and correct an SEU is proposed. Further, a hardware implementation of a trivial context recovery strategy (Checkpointing and Rollback scheme) is realized in Spartan-6 FPGA SP601 Evaluation kit for a MicroBlaze soft core processor system and tested. | |
dc.publisher | Dhirubhai Ambani Institute of Information and Communication Technology | |
dc.subject | Fault-Tolerance computing | |
dc.subject | Mission Critical Application | |
dc.subject | Fault-Tolerance Scheme | |
dc.classification.ddc | 621.39 NAI | |
dc.title | Fault tolerance schemes for mission critical applications | |
dc.type | Dissertation | |
dc.degree | M. Tech | |
dc.student.id | 201211002 | |
dc.accession.number | T00439 | |
Appears in Collections: | M Tech Dissertations |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
201211002.pdf Restricted Access | 1.27 MB | Adobe PDF | View/Open Request a copy |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.