Please use this identifier to cite or link to this item: http://drsr.daiict.ac.in//handle/123456789/492
Full metadata record
DC FieldValueLanguage
dc.contributor.advisorBhatt, Amit
dc.contributor.authorJampani, Sharmila
dc.date.accessioned2017-06-10T14:41:41Z
dc.date.available2017-06-10T14:41:41Z
dc.date.issued2014
dc.identifier.citationJampani, Sharmila (2014). Adaptive caches: a smart way to reduce leakage power dissipation in cache memories. Dhirubhai Ambani Institute of Information and Communication Technology, viii, 34 p. (Acc.No: T00455)
dc.identifier.urihttp://drsr.daiict.ac.in/handle/123456789/492
dc.description.abstractThe advancement of circuit minimization in CMOS echnology has not only led to extraordinary improvements in microprocessor performance but has also caused the density of energy dissipation in a chip to increase. This increase in energy dissipation calls for advanced cooling technologies and results in a bulky, less portable and unreliable system. In todays state-of-the-art microprocessors, cache memories account for a substantial portion of the total energy dissipation. Huge on-chip caches not only take up a lot of silicon area but also dissipate over 30% of the overall power. If an application uses a small part of cache, then the idle portion contributes to leakage power/energy. If, somehow, this idle portion could be switched off, there would be a great reduction in power dissipation of the complete circuit. This thesis aims to reduce the leakage power in the idle portion of cache by "reconfiguring" it according to the application’s demands without having an adverse affect on the performance of the processor. Smarter ways, which change the cache size and associativity dynamically, have been explored, implemented and analyzed.
dc.publisherDhirubhai Ambani Institute of Information and Communication Technology
dc.subjectAdoptive Cache
dc.subjectReduce Leakage Power Dissipation
dc.subjectPower Reduction Caches
dc.subjectCache Memory
dc.classification.ddc621.3 JAM
dc.titleAdaptive caches: a smart way to reduce leakage power dissipation in cache memories
dc.typeDissertation
dc.degreeM. Tech
dc.student.id201211020
dc.accession.numberT00455
Appears in Collections:M Tech Dissertations

Files in This Item:
File Description SizeFormat 
201211020.pdf
  Restricted Access
704.19 kBAdobe PDFThumbnail
View/Open Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.