Please use this identifier to cite or link to this item: http://drsr.daiict.ac.in//handle/123456789/510
Full metadata record
DC FieldValueLanguage
dc.contributor.advisorBhatt, Amit
dc.contributor.authorPatel, Jayesh
dc.date.accessioned2017-06-10T14:42:03Z
dc.date.available2017-06-10T14:42:03Z
dc.date.issued2014
dc.identifier.citationPatel, Jayesh (2014). Implementation of different branch prediction schemes on FabScalar generated superscalar processor. Dhirubhai Ambani Institute of Information and Communication Technology, viii, 47 p. (Acc.No: T00473)
dc.identifier.urihttp://drsr.daiict.ac.in/handle/123456789/510
dc.description.abstractPerformance of modern pipeline processor depends on steady flow of useful instruction for processing. Branch instruction in the program disrupts the sequential flow of instruction by presenting multiple paths through which program may proceed. By predicting branch outcome early, branch predictor allows processor to continue fetching instruction from the predicted path. As the computer architecture try to squeeze more performance out of superscalar processor by increasing issue widths and pipeline depths. At that time penalties due to branch instruction continue to rise. Because of high branch miss prediction penalty, the branch prediction accuracy is a very important factor for superscalar processor. This study is concerned about exploring a FabScalar Tool for automatically generating superscalar cores of different pipeline widths, depths and sizes. This tool provides the RTL code of the desired superscalar core. A four issue wide superscalar core is generated using FabScalar tool. On this superscalar core the implementation and comparative study of three different dynamic branch predictions technique is done. These techniques are Bimodal Branch Predictor, Two-way Correlating Branch Predictor and Hybrid Branch Predictor.
dc.publisherDhirubhai Ambani Institute of Information and Communication Technology
dc.subjectComputer architecture
dc.subjectSuperscalar Processor Architecture
dc.subjectSuperscalar Processors
dc.subjectPredictive Performance Model
dc.classification.ddc004.22 PAT
dc.titleImplementation of different branch prediction schemes on FabScalar generated superscalar processor
dc.typeDissertation
dc.degreeM. Tech
dc.student.id201211042
dc.accession.numberT00473
Appears in Collections:M Tech Dissertations

Files in This Item:
File Description SizeFormat 
201211042.pdf
  Restricted Access
2.29 MBAdobe PDFThumbnail
View/Open Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.