Please use this identifier to cite or link to this item:
http://drsr.daiict.ac.in//handle/123456789/537
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.advisor | Bhatt, Amit | |
dc.contributor.author | Chikte, Shoeb | |
dc.date.accessioned | 2017-06-10T14:42:39Z | |
dc.date.available | 2017-06-10T14:42:39Z | |
dc.date.issued | 2015 | |
dc.identifier.citation | Chikte, Shoeb (2015). Power aware software design parallel programming with DVFS. Dhirubhai Ambani Institute of Information and Communication Technology, viii, 52 p. (Acc.No: T00500) | |
dc.identifier.uri | http://drsr.daiict.ac.in/handle/123456789/537 | |
dc.description.abstract | In the first decade of the 21st century, one of the fastest growing areas is Mobile Internet Devices (MIDs). This segment requires devices to be effecient in terms of power usage. Getting maximum performance in the limited power budget available with such devices is now the topmost goal. This led to muti-core systems gaining prominence due to their lower power consumption compared to their single core counterparts. To gain advantage of these systems, parallel programming is a must. When using multi-core systems, having the ability to change the performance in the form of frequency of each core according to the program running on the core will result in higher power savings. This is provided by the DVFS (Dynamic Frequency and Voltage Scaling) subsystem. The Operating system controls the DVFS subsystem independent of the program running on the core and dependent only on the utilisation of the core resulting in high latencies, which when reduced can save power. This dissertation aims to investigate the ARM architecture, which is an inherently low power and widely used in MIDs, for energy efficient High Performance Computing. For doing so, a Beowulf Cluster was created with Single Board Computers (SBCs) sporting the Qualcomm Snapdragon 800, an ARM Cortex A-15 based processor. In addition, a DVFS library was created which allows a programmer to manipulate the DVFS subsystem to achieve higher energy efficiency. A combination of Parallel programming in conjunction with user-controlled DVFS has been proposed and evaluated as a novel powersaving technique. | |
dc.publisher | Dhirubhai Ambani Institute of Information and Communication Technology | |
dc.subject | Software | |
dc.subject | Parallel Programming | |
dc.subject | Dynamic Frequency and Voltage Scaling | |
dc.subject | DVFS | |
dc.subject | Mobile Internet Devices | |
dc.subject | MIDs | |
dc.classification.ddc | 621.39 CHI | |
dc.title | Power aware software design parallel programming with DVFS | |
dc.type | Dissertation | |
dc.degree | M. Tech | |
dc.student.id | 201311001 | |
dc.accession.number | T00500 | |
Appears in Collections: | M Tech Dissertations |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
201311001.pdf Restricted Access | 1.18 MB | Adobe PDF | View/Open Request a copy |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.