Please use this identifier to cite or link to this item: http://drsr.daiict.ac.in//handle/123456789/600
Title: Design of 16-bit 1MSamples/s differential SAR analog to digital converter
Authors: Purushothaman, A
Nale, Rahul
Keywords: SAR Converter
Jacobi Method
Converter Unit Cell
Differential NonLinearity
Integral Non-linearity
Issue Date: 2016
Publisher: Dhirubhai Ambani Institute of Information and Communication Technology
Citation: Nale, Rahul (2016). Design of 16-bit 1MSamples/s differential SAR analog to digital converter. Dhirubhai Ambani Institute of Information and Communication Technology, vii, 35p. (Acc.No: T00563)
Abstract: This work focusses on design of 16-bit, 1MSamples/s differential SAR ADC converter.We have applied split ADC architecture to SAR converter. The design canbe broadly classified in two parts viz. design of ideal A/D converter using VerilogAand design and simulation of non ideal A/D converter using Matlab. Allthe design parameters are taken according to 180nm process. The ideal VerilogAmodel serves as template for developing non ideal A/D converter. This workinvolves development of self calibrating error correction algorithm for capacitormismatches and the system noise. The whole system is simulated behaviourallyusing Matlab and tested for the performance metrics like INL and DNL. The selfcalibrating error correction algorithm shows significant improvement in speed ofconvergence and the accuracy. Even after introducing 10 times more than typicalcapacitor mismatches, it could successfully draw the INL and DNL within 0.5LSB and shows significant improvement in frequency responce.
URI: http://drsr.daiict.ac.in/handle/123456789/600
Appears in Collections:M Tech Dissertations

Files in This Item:
File Description SizeFormat 
201411010.pdf
  Restricted Access
889.85 kBAdobe PDFThumbnail
View/Open Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.