Please use this identifier to cite or link to this item:
http://drsr.daiict.ac.in//handle/123456789/661
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.advisor | Bhatt, Amit | |
dc.contributor.author | Bhatnagar, Harshit | |
dc.date.accessioned | 2018-05-17T09:29:53Z | |
dc.date.available | 2018-05-17T09:29:53Z | |
dc.date.issued | 2017 | |
dc.identifier.citation | Harshit Bhatnagar(2017).Reconfigurable Interrupt Driven Low Power Processor Having Deterministic Response.Dhirubhai Ambani Institute of Information and Communication Technology.viii, 388 P.(Acc.No: T00614) | |
dc.identifier.uri | http://drsr.daiict.ac.in//handle/123456789/661 | |
dc.description.abstract | "With the growth in number of portable devices and applications in variety,the computational complexities have increased many folds. With such increase in complexities, the computational requirement has also gone up. And the combination of computational complexities and requirements lead to high power consumption. In such a day and time of ever developing applications, we need a system that has the ability to achieve the computational complexity with lowest power possible. Hence we propose a system where a deterministic response is guaranteed along with the total power usage of the system as low as possible. For applications which have real time requirements, deterministic response and low power are two of the most important requirements. The thesis is aimed on building an SOC which gives a guaranteed response to any external interrupt that comes. An interrupt controller block, namely NVIS schedules these interrupts by the scheduling algorithm it houses. A 3 stage pipelined processor is developed to process interrupts. The processor is made low power by applying different low power techniques. A bus makes sure that frequency mismatch between the external modules and core doesn’t happen. The complete analysis is done using RTL Compiler tool with NanGate Open cell 45nm library as the default library." | |
dc.publisher | Dhirubhai Ambani Institute of Information and Communication Technology | |
dc.subject | Simulation | |
dc.subject | Law power technique | |
dc.subject | Digital design flow | |
dc.subject | Commercial processor | |
dc.classification.ddc | 621.39 BHA | |
dc.title | Reconfigurable Interrupt Driven Low Power Processor Having Deterministic Response | |
dc.type | Dissertation | |
dc.degree | M.Tech. | |
dc.student.id | 201511009 | |
dc.accession.number | T00614 | |
Appears in Collections: | M Tech Dissertations |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
201511009.pdf Restricted Access | 201511009 | 821.99 kB | Adobe PDF | View/Open Request a copy |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.