Please use this identifier to cite or link to this item:
http://drsr.daiict.ac.in//handle/123456789/883
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.advisor | Parekh, Rutu | |
dc.contributor.advisor | Agrawal, Yash | |
dc.contributor.advisor | Srinath, B.K. | |
dc.contributor.author | Nagaich, Esha | |
dc.date.accessioned | 2020-09-14T07:48:58Z | |
dc.date.available | 2020-09-14T07:48:58Z | |
dc.date.issued | 2019 | |
dc.identifier.citation | Nagaich, Esha (2019). Design of leaf cell layouts for memory compiler. Dhirubhai Ambani Institute of Information and Communication Technology, 38p. (Acc.No: T00802) | |
dc.identifier.uri | http://drsr.daiict.ac.in//handle/123456789/883 | |
dc.description.abstract | Digital layouts are designed in such a way that it should have minimum area and hence lesser delay.On the contrary analog layouts are made using best matching technique so as to provide same environment to each transistors.In this project standard cells have been designed in 90nm and 28nm technology.The challenges faced in making layouts in both technology node have been discussed.My work involves design of leaf cells layouts in 28nm technology for memory compiler for given 32 bit memory array.To store the data, there is a need of memory array. user requirement.Integrating memory with designed leaf cells is done such way that on abutment connection will take automatically with the pins.For this most important is pin placement and top level routing.The inputs to the memory compiler are designed in this project which includes the following leaf cell blocks such as Pre-charge and mux block,Sense amplifier block,Input driver circuit,Output driver circuit,Control block and decoders.All the leaf cells are DRC,LVS and compatability clean and are interconnected in the top level.The bit cell of the memory is not designed since the layout designing of the leaf cell will not match the DRC's.because all the fabs will have their own DRC's designing the bit cell of memory.Hence the above SRAM architecture is designed with minimum area and leaf cells abutting. Practically the area of above design came to be roughly 1023.359 um2. | |
dc.publisher | Dhirubhai Ambani Institute of Information and Communication Technology | |
dc.subject | Design rules | |
dc.subject | standard cell | |
dc.classification.ddc | 621.3815 NAG | |
dc.title | Design of leaf cell layouts for memory compiler | |
dc.type | Dissertation | |
dc.degree | M.Tech | |
dc.student.id | 201711049 | |
dc.accession.number | T00803 | |
Appears in Collections: | M Tech Dissertations |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
201711049.pdf Restricted Access | Dissertation | 16.24 MB | Adobe PDF | View/Open Request a copy |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.