CMOS latched comparator design for analog to digital converters

dc.accession.numberT00128
dc.classification.ddc621.39732 GUP
dc.contributor.advisorParikh, Chetan D.
dc.contributor.authorGupta, Amit Kumar
dc.date.accessioned2017-06-10T14:37:14Z
dc.date.accessioned2025-06-28T10:19:13Z
dc.date.available2017-06-10T14:37:14Z
dc.date.issued2007
dc.degreeM. Tech
dc.description.abstractConventional comparators are at the two extremes as far as power delay product and isolation between input and output is concern. Either they achieved very good isolation at the cost of power in the preamplifier or save the static power dissipation in preamplifier in the latching mode which increases the feed through. In this thesis work we propose an optimized CMOS Latch Comparator. The simulation result based on .18um technology, shows the working of the comparator at 500 MHz, with moderate power delay product and isolation compared with the conventional architecture.
dc.identifier.citationGupta, Amit Kumar (2007). CMOS latched comparator design for analog to digital converters. Dhirubhai Ambani Institute of Information and Communication Technology, v, 32 p. (Acc.No: T00128)
dc.identifier.urihttp://drsr.daiict.ac.in/handle/123456789/165
dc.publisherDhirubhai Ambani Institute of Information and Communication Technology
dc.student.id200511039
dc.subjectAnalog-to-digital converters
dc.subjectDigital-to-analog converters
dc.subjectCMOS
dc.subjectElectronics
dc.subjectMicrowave integrated circuits - Design and construction
dc.subjectMicrowave equipment circuits
dc.subjectComplementary metal oxide semiconductor
dc.subjectCMOS
dc.subjectMetal oxide semiconductor
dc.subjectLinear integrated circuits
dc.titleCMOS latched comparator design for analog to digital converters
dc.typeDissertation

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
200511039.pdf
Size:
460.51 KB
Format:
Adobe Portable Document Format