Front-end design for two lead ECG acquisition system

dc.accession.numberT00868
dc.classification.ddc621.39 MOH
dc.contributor.advisorMishra, Biswajit
dc.contributor.authorMohanta, Aditya
dc.date.accessioned2020-09-22T19:48:07Z
dc.date.accessioned2025-06-28T10:28:25Z
dc.date.available2023-02-16T19:48:07Z
dc.date.issued2020
dc.degreeM. Tech
dc.description.abstractThe research presents a low power front-end design for electrocardiogram (ECG) acquisition system which is designed using 0.18mmCMOS technology with a supply voltage of 0.5V. The proposed architecture provides a fully digital solution to the traditional analog acquisition system. The design removes various analog block such as differential amplifiers, filters and passive elements such as switched capacitors. The design incorporates techniques such as time-domain amplification, moving average filtering and offset cancellation. The MA-VTC block performs the time-domain amplification and moving average filtering. The offset cancellation is provided by a negative feedback network. The system is designed to operate in sub-threshold region for low power consumption. The system provides output TDC signals corresponding to LEAD I and LEAD II signals of an ECG system.
dc.identifier.citationMohanta, Aditya (2020). Front-end design for two lead ECG acquisition system. Dhirubhai Ambani Institute of Information and Communication Technology. viii, 36 p. (Acc.No: T00868)
dc.identifier.urihttp://drsr.daiict.ac.in/handle/123456789/946
dc.student.id201811040
dc.subjectECG acquisition
dc.subjecttime-amplification
dc.subjectoffset correction
dc.subjectCMOS
dc.titleFront-end design for two lead ECG acquisition system
dc.typeDissertation

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
201811040.pdf
Size:
6.07 MB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
license.txt
Size:
1.71 KB
Format:
Plain Text
Description: