Study of communication schemes for multiple neural processing nodes

dc.accession.numberT00526
dc.classification.ddc005.1 MEH
dc.contributor.advisorMazad, Zaveri
dc.contributor.authorMehta, Nilay V.
dc.date.accessioned2017-06-10T14:43:17Z
dc.date.accessioned2025-06-28T10:24:07Z
dc.date.available2017-06-10T14:43:17Z
dc.date.issued2015
dc.degreeM. Tech
dc.description.abstractOver the past few years variety of hardware for implementing Artificial Neural Networks (ANN) has been designed. The most basic approach to speed up any ANN algorithm, is to parallelize processing. However, the existing wired strategies are not easily scalable and are also expensive. This thesis aims to provide low cost, easily scalable architecture for implementation of ANN, targeted for microcontrollers and FPGA architectures. With wired strategies, it is difficult to have scalable architecture with multiple Processing Nodes (PNs). Scalability of the same architecture can be improved by enabling wireless communication between the PNs. In this thesis, different strategies for implementation ofANNhave been analyzed, which considers two different types of PNs (Arduino R and Spartan3E R ) and various communication strategies (I2C with different speeds, Zigbee beacon enabled, Zigbee Non-beacon enabled, Zigbee GTS mode and TDMA scheme). Comparison of all these communication protocols have been carried out in terms of performance (speed) and energy. In this thesis, Nearest-Neighbour-Mesh (NNM) structure for the implementation is considered, where an application consists of 1024 neurons and 1024 synapses per neuron. The analysis has been carried out by varying number of PNs available for implementing this application. For simulation of all the wireless strategies, NS2 (Network Simulator) is used. For estimating computation time for Arduino and Spartan3E, Arduino software (Arduino 1.6.2) and Xilinx ISE Design Suite 14.7 R is used, respectively.
dc.identifier.citationMehta, Nilay V. (2015). Study of communication schemes for multiple neural processing nodes. Dhirubhai Ambani Institute of Information and Communication Technology, ix, 35 p. (Acc.No: T00526)
dc.identifier.urihttp://drsr.daiict.ac.in/handle/123456789/563
dc.publisherDhirubhai Ambani Institute of Information and Communication Technology
dc.student.id201311032
dc.subjectRadio & TV communications equipment
dc.subjectStandard Industrial Classification
dc.subjectNeural processing
dc.subjectCommunication Schemes
dc.subjectTechnology application
dc.subject|Wireless communication systems
dc.subjectComputer network protocols
dc.subjectResearch
dc.titleStudy of communication schemes for multiple neural processing nodes
dc.typeDissertation

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
201311032.pdf
Size:
1.33 MB
Format:
Adobe Portable Document Format