Show simple item record

dc.contributor.advisorNagchoudhuri, Dipankar
dc.contributor.authorTrivedi, Ronak
dc.date.accessioned2017-06-10T14:37:05Z
dc.date.available2017-06-10T14:37:05Z
dc.date.issued2006
dc.identifier.citationTrivedi, Ronak (2006). Low power and high speed sample and hold circuit. Dhirubhai Ambani Institute of Information and Communication Technology, 49 p. (Acc.No: T00098)
dc.identifier.urihttp://drsr.daiict.ac.in/handle/123456789/135
dc.description.abstractIn this thesis work the design of a high speed and low power CMOS sample and hold circuit as a front-end block of pipelined analog-to-digital converter is described. The circuit consists of bottom-plate sampling with differential architecture of Operational Transconductance Amplifier. The sample-and-hold circuit has been laid out in 0.18 µm CMOS technology and simulated using MOSIS CMOS BSIM3v3.1 SPICE parameters. The measurement result shows that the SFDR of 65 dB is achieved up to the sampling frequency of 100 MSPS for input signal amplitude of 1.2 Vpp. The sample-and-hold circuit consumes 4.7 mW from a 1.8 volt supply.
dc.publisherDhirubhai Ambani Institute of Information and Communication Technology
dc.subjectCMOS
dc.classification.ddc621.39814 TRI
dc.titleLow power and high speed sample and hold circuit
dc.typeDissertation
dc.degreeM. Tech
dc.student.id200411037
dc.accession.numberT00098


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record