Show simple item record

dc.contributor.advisorParikh, Chetan D.
dc.contributor.authorKumar, Mahesh
dc.date.accessioned2017-06-10T14:37:45Z
dc.date.available2017-06-10T14:37:45Z
dc.date.issued2009
dc.identifier.citationKumar, Mahesh (2009). 1v rail to tail operational amplifier design for sample and hold circuits. Dhirubhai Ambani Institute of Information and Communication Technology, x, 51 p. (Acc.No: T00198)
dc.identifier.urihttp://drsr.daiict.ac.in/handle/123456789/235
dc.description.abstractAt low voltage, the input common mode voltage of Operational amplifier is limited which restricts its use as a buffer. This works deals with designing a rail to rail amplifier. The Thesis presents a 1V rail to rail operational amplifier that has been used as a unity gain buffer in the sample and hold circuit for 1V 10 bit 1MSPS pipeline ADC in 0.18?m technology. The Operational amplifier is designed using dynamic level shifting technique which uses an additional input CM adapter circuit for fixing the input common mode voltage. Novelty in the input CM adapter circuit and a low value of gm fluctuation (�0.245%) has been achieved. The Operational amplifier is implemented in standard CMOS technology. An open loop architecture is chosen for the implementation of sample and hold circuit. The transmission gate switch is used in the sample and hold circuit for reducing the effect of channel charge injection and clock feedthrough. Also, the transmission gate switch offers a low resistance as compared to pMOS or nMOS switches. The sample and hold circuit speed up to 1MSPS has been achieved.
dc.publisherDhirubhai Ambani Institute of Information and Communication Technology
dc.subjectLinear integrated circuits
dc.subjectOperational amplifiers
dc.subjectBipolar transistors
dc.subjectOperational amplifiers
dc.subjectDesign and construction
dc.subjectMetal oxide semiconductors complementary
dc.subjectDesign and construction
dc.subjectLow voltage integrated circuits
dc.subjectDesign and construction
dc.classification.ddc621.381535 KUM
dc.title1v rail to tail operational amplifier design for sample and hold circuits
dc.typeDissertation
dc.degreeM. Tech
dc.student.id200711004
dc.accession.numberT00198


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record