• Login
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Browse

    All of DSpaceCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsThis CollectionBy Issue DateAuthorsTitlesSubjects

    My Account

    LoginRegister

    Discover

    AuthorJoshi, Rathin K. (1)Patel, Sagar (1)Tripathi, Saurabh (1)Vora, Ankitkumar (1)Subject
    Circuit design (4)
    Design and construction (3)Evaluation (3)Circuit Architecture (2)Circuit designer (2)ALU (1)Arithmetic and Logical Units (1)Central processing units (1)Computer memory (1)Computer processor (1)... View MoreDate Issued
    2015 (4)
    Has File(s)
    Yes (4)

    Search

    Show Advanced FiltersHide Advanced Filters

    Filters

    Use filters to refine the search results.

    Now showing items 1-4 of 4

    • Sort Options:
    • Relevance
    • Title Asc
    • Title Desc
    • Issue Date Asc
    • Issue Date Desc
    • Results Per Page:
    • 5
    • 10
    • 20
    • 40
    • 60
    • 80
    • 100
    Thumbnail

    D-latch based low power memory design 

    Tripathi, Saurabh (Dhirubhai Ambani Institute of Information and Communication Technology, 2015)
    Low power consumption is the main attraction of the digital circuit design in the Sub threshold region of operation. In this region of operation less energy is consumed for active operation and less leakage power is ...
    Thumbnail

    Low-power pipelined crypto-core using a backup flip-flop 

    Patel, Sagar (Dhirubhai Ambani Institute of Information and Communication Technology, 2015)
    With increasing clock frequencies, power-aware computing has become a critical concern in the VLSI design. One of the most effective and widely used method for lowering the power is DVS (Dynamic Voltage Scaling), which ...
    Thumbnail

    Path planning of data mule using responsible short circuit with steiner points 

    Vora, Ankitkumar (Dhirubhai Ambani Institute of Information and Communication Technology, 2015)
    We have studied the problem of data aggregation method in wireless sensor network using the data mule. In data mule approach, Data mule is the mobile entity which can collect the data from stationary sensor node in the ...
    Thumbnail

    Single electron transistor based 4-bit ALU design, simulation and optimization 

    Joshi, Rathin K. (Dhirubhai Ambani Institute of Information and Communication Technology, 2015)
    Objective of this thesis work is to create and optimize Single Electron Transistor(SET) based digital design. In present era for electronics, alternative approaches, other than CMOS (like SET,finFET,quantom dot) are much ...

    Resource Centre copyright © 2006-2017 
    Contact Us | Send Feedback
    Theme by 
    Atmire NV
     

     


    Resource Centre copyright © 2006-2017 
    Contact Us | Send Feedback
    Theme by 
    Atmire NV