dc.contributor.advisor | Zaveri, Mazad S | |
dc.contributor.author | Vyas, Pavan R. | |
dc.date.accessioned | 2017-06-10T14:40:20Z | |
dc.date.available | 2017-06-10T14:40:20Z | |
dc.date.issued | 2013 | |
dc.identifier.citation | Vyas, Pavan R. (2013). HDL based implementation of a node of hierarchical temporal memory.. Dhirubhai Ambani Institute of Information and Communication Technology, 53 p. (Acc.No: T00383) | |
dc.identifier.uri | http://drsr.daiict.ac.in/handle/123456789/420 | |
dc.description.abstract | The main intention of this thesis is to give the basic information about the implementation of a node of one of the neural network algorithms. The main purpose of this thesis is to design, implement and analyze the node of the HTM (Hierarchical Temporal Memory) algorithm suggested by Jeff Hawkins [1]. In this document, a design implementation of HTM algorithm node based on Verilog hardware description language and MATLAB programming language is given. The node of HTM algorithm is implemented using Xilinx Spartan-3e FPGA (Field Programmable Gate Array) kit. The simulation results obtained with Xilinx ISE (Integrated Software Environment) 10.1 software are also provided. | |
dc.publisher | Dhirubhai Ambani Institute of Information and Communication Technology | |
dc.subject | Hardware Description language | |
dc.subject | HDL | |
dc.subject | Online Machine learning Model | |
dc.subject | Hierarchical Temporal Memory | |
dc.subject | HTM | |
dc.classification.ddc | 621.39 VYA | |
dc.title | HDL based implementation of a node of hierarchical temporal memory. | |
dc.type | Dissertation | |
dc.degree | M. Tech | |
dc.student.id | 201111004 | |
dc.accession.number | T00383 | |