Show simple item record

dc.contributor.advisorDubey, Rahul
dc.contributor.authorSodani, Arpit
dc.date.accessioned2017-06-10T14:42:47Z
dc.date.available2017-06-10T14:42:47Z
dc.date.issued2015
dc.identifier.citationSodani, Arpit (2015). Hardware-software design of real-time MPEG-2 video encoder. Dhirubhai Ambani Institute of Information and Communication Technology, viii, 47 p. (Acc.No: T00506)
dc.identifier.urihttp://drsr.daiict.ac.in/handle/123456789/543
dc.description.abstractThe goal of this thesis is to analyze how MPEG-2 encoder can be optimized for real-time streaming applications Hw/Sw design re-configurable platform is chosen, where part of algorithm runs on CPU or on re-programmable hardware as a hardware accelerator. The structures is based on block level pipelining(BLP) where each frame is divided in 8X8 pixel blocks and each block is processed through the MPEG-2 video compression algorithm designed in a pipeline fashion and optimized so at to achieve maximum throughput. Here, we have designed an encoder for a Xilinx Zynq7000 series SoPC FPGA platform named as Zedboard. Initially, the encoder is designed in C and run on ARM cortex A-9 processor. This code is then profiled for ARM processor based on computational requirements. The results are analyzed and the computationally intensive subsystems are implemented as hardware accelerators to attain the desired features.
dc.publisherDhirubhai Ambani Institute of Information and Communication Technology
dc.subjectHardwarre-Software
dc.subjectMPEG-2
dc.subjectVideo Encoder
dc.subjectComputer Graphics
dc.classification.ddc621.3822 SOD
dc.titleHardware-software design of real-time MPEG-2 video encoder
dc.typeDissertation
dc.degreeM. Tech
dc.student.id201311009
dc.accession.numberT00506


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record