dc.contributor.advisor | Bhatt, Amit | |
dc.contributor.advisor | Majumdar, Prasenjit | |
dc.contributor.author | Jain, Shweta | |
dc.date.accessioned | 2017-06-10T14:44:23Z | |
dc.date.available | 2017-06-10T14:44:23Z | |
dc.date.issued | 2016 | |
dc.identifier.citation | Jain, Shweta (2016). Interrupt based system-on-chip for IOT application with deterministic response and low power usage. Dhirubhai Ambani Institute of Information and Communication Technology, vii, 33p. (Acc.No: T00570) | |
dc.identifier.uri | http://drsr.daiict.ac.in/handle/123456789/607 | |
dc.description.abstract | Internet of Things (IOT) is rapidly evolving which requires a customized processorwith low power and minimum cost to leverage data gathered by sensors andaccordingly give output to the actuators and other physical objects. As today�?AZ� srequirement is real time application the response of system should be deterministicto the actuators. Wishbone bus interconnection has been used to interconnectthe SoC with the input/output ports. SoC is synthesized using 45nm Nangate Open Cell slow library and to make it low power, clock gating, avoidance ofhigher fanout cells and dynamic power optimization has been implemented duringthe synthesis of design SoC. The target frequency of the SoC has been decidedas 100MHz although it is working in range of 50-200 MHz to compensate betweenperformance and power usage. | |
dc.publisher | Dhirubhai Ambani Institute of Information and Communication Technology | |
dc.subject | Wishbone Bus | |
dc.subject | Internet of Things | |
dc.subject | System-on-Chip | |
dc.classification.ddc | 621.395 JAI | |
dc.title | Interrupt based system-on-chip for IOT application with deterministic response and low power usage | |
dc.type | Dissertation | |
dc.degree | M. Tech | |
dc.student.id | 201411020 | |
dc.accession.number | T00570 | |