dc.contributor.advisor | Bhatt, Amit | |
dc.contributor.author | Kriti | |
dc.date.accessioned | 2019-03-19T09:30:58Z | |
dc.date.available | 2019-03-19T09:30:58Z | |
dc.date.issued | 2018 | |
dc.identifier.citation | Kriti (2018). Design and Implementation of Low Power Superscalar Processor. Dhirubhai Ambani Institute of Information and Communication Technology, vii, 31 p. (Acc. No: T00737) | |
dc.identifier.uri | http://drsr.daiict.ac.in//handle/123456789/771 | |
dc.description.abstract | The processor architecture designed here is a modest step forward towards the designing of a power optimized superscalar processor. The heavy popularity of data intensive applications nowadays is demanding for high performance hardware but at a very strict power budget. This poses a possible chance of stagnation in the field of processor design. Therefore, the design and implementation of a superscalar processor can throw some light on the ways to curb the occurrence of such a possibility. The processor architecture designed and implemented is a 2-issue superscalar incorporating Branch prediction, Register renaming and Tomasulo algorithm. The execute and memory tasks are combined into a single stage. The write back and retire tasks are carried out in another single stage. So, the processor is made up of 6 stages : Fetch, Decode, Rename, Dispatch, Execute Memory, Write Back Retire. The instruction set architecture used is derived from ARM instruction set and the assembly commands are a subset of the ARM assembly instruction set. | |
dc.publisher | Dhirubhai Ambani Institute of Information and Communication Technology | |
dc.subject | Cadence tool | |
dc.subject | Power reduction | |
dc.subject | Superscalar Processor | |
dc.classification.ddc | 621.391 KRI | |
dc.title | Design and implementation of low power superscalar processor | |
dc.type | Dissertation | |
dc.degree | M. Tech | |
dc.student.id | 201611054 | |
dc.accession.number | T00737 | |