Browsing by Subject Very large scale integration

Jump to: 0-9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
or enter first few letters:  
Showing results 1 to 14 of 14
PreviewIssue DateTitleAuthor(s)
200711018.pdf.jpg2009Analysis and modeling of power distribution network and decoupling network design strategies for high speed digital and analog VLSI systemMandal, Sushanta; Nagpal, Raj Kumar; Nagchoudhuri, Dipankar; Pathak, Abhishek
200711031.pdf.jpg2009Built-in self test architecture for mixed signal systemsMandal, Sushanta; Nagchoudhuri, Dipankar; Jain, Mahavir Rajmal
201111023.pdf.jpg2013CTS and CCOpt metodology's to achieve low skew-low power clock.Bhatt, Amit; Sreekanth, M.
200611018.pdf.jpg2008Design of a CMOS variable gain amplifierParikh, Chetan D.; Verma, Vivek
200611017.pdf.jpg2008Design of low power and high speed decoder for 1MB memoryNagchoudhuri, Dipankar; Gupta, Punam Sen
200611012.pdf.jpg2008Design of low-voltage, low-power, wide-band CMOS LC VCO using active inductorsParikh, Chetan D.; Sesha Sai, Aduru Venkata Raghava
200811040.pdf.jpg2010Design of the high speed, high accuracy and low power current comparatorsParikh, Chetan D.; Chasta, Neeraj Kumar
200611021.pdf.jpg2008Designing of an efficient power clock generation circuit for complementary pass-transistor adiabatic logic carry save multiplierNagchoudhuri, Dipankar; Mandal, Sushanta Kumar; Ranjith, P
200411005.pdf.jpg2006Efficient scan-based BIST scheme for low heat dissipation and reduced test application timeNagchoudhuri, Dipankar; Shah, Malav
200811011.pdf.jpg2010High speed sample and hold circuit designParikh, Chetan D.; Dwivedi, Varun Kumar
2019Investigating into a light-weight reconfigurable VLSI architecture for biomedical signal processing applicationsMishra, Biswajit; Jain, Nupur
200511004.pdf.jpg2007Low power improved full scan BISTNagchoudhuri, Dipankar; Parashar, Umesh
200611043.pdf.jpg2008Low power SRAM designDubey, Rahul; Bambhaniya, Prashant
201011004.pdf.jpg2012Study of the effectiveness of various low power techniques on sequential and combinational gate dominated designsBhatt, Amit; Rana, Kunj