Please use this identifier to cite or link to this item: http://drsr.daiict.ac.in//handle/123456789/193
Title: Design of low power and high speed decoder for 1MB memory
Authors: Nagchoudhuri, Dipankar
Gupta, Punam Sen
Keywords: Electronic circuit design
Coding theory
Decoders
Electronics
Coding
Computer programs
Large scale integration
Linear integrated circuits - Design and construction
Memory
Semiconductor devices
Very large scale integration
Issue Date: 2008
Publisher: Dhirubhai Ambani Institute of Information and Communication Technology
Citation: Gupta, Punam Sen (2008). Design of low power and high speed decoder for 1MB memory. Dhirubhai Ambani Institute of Information and Communication Technology, vii, 43 p. (Acc.No: T00156)
Abstract: Technology scaling is accompanied by rise in leakage power dissipation. This thesis proposes a voltage controllable circuit in the feedback path of the decoder, which drastically reduces the standby leakage current with minimum loss in speed and slightly overheads in terms of chip area. This circuit generates slightly lower supply voltage when the load circuitry is in the standby mode thereby raises the Vt of the CMOS transistors and hence reduces leakage power dissipation The overall power dissipation of a 7x128 decoder is reduced from 0.928mW to 0.584mW for 1Mb Memory with voltage controllable circuit, namely 37% lowering in power dissipation. The operating voltage for the design is 1.2 V. Layout is done in magic 7.1 version in 180nm technology. The simulations are done in LT spice.
URI: http://drsr.daiict.ac.in/handle/123456789/193
Appears in Collections:M Tech Dissertations

Files in This Item:
File Description SizeFormat 
200611017.pdf
  Restricted Access
1.47 MBAdobe PDFThumbnail
View/Open Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.