Please use this identifier to cite or link to this item: http://drsr.daiict.ac.in//handle/123456789/426
Full metadata record
DC FieldValueLanguage
dc.contributor.advisorZaveri, Mazad S
dc.contributor.authorKacheria, Rachit M.
dc.date.accessioned2017-06-10T14:40:26Z-
dc.date.available2017-06-10T14:40:26Z-
dc.date.issued2013
dc.identifier.citationKacheria, Rachit M. (2013). HDL implementation of palm associative memory. Dhirubhai Ambani Institute of Information and Communication Technology, viii, 34 p. (Acc.No: T00389)
dc.identifier.urihttp://drsr.daiict.ac.in/handle/123456789/426-
dc.description.abstractThe objective of this paper is to implement and analyze the palm associative memory proposed by G. Palm [1]. In this paper, a design implementation of this algorithm, based on Verilog HDL (hardware description language) and MATLAB programming language is proposed. Xilinx Spartan-3e FPGA (Field Programming Gate Array) is required for simulation purpose, which performs arithmetic operations for implementing associative memory. The simulation results will be obtained with Xilinx ISE 10.1 and MATLAB R2010a. The results are analyzed in terms of operating frequency and chip utilization. It also summarizes the Time of Computation and Hardware for Logic implementation for different input vector size in the system.
dc.publisherDhirubhai Ambani Institute of Information and Communication Technology
dc.subjectHardware Description Languages
dc.subjectHDL
dc.subjectHDL Implementation
dc.subjectpalm associative memory
dc.subjectComputer Hardware Description Languages
dc.classification.ddc621.392 KAC
dc.titleHDL implementation of palm associative memory
dc.typeDissertation
dc.degreeM. Tech
dc.student.id201111010
dc.accession.numberT00389
Appears in Collections:M Tech Dissertations

Files in This Item:
File Description SizeFormat 
201111010.pdf
  Restricted Access
1.45 MBAdobe PDFThumbnail
View/Open Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.