• Login
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Browse

    All of DSpaceCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsThis CollectionBy Issue DateAuthorsTitlesSubjects

    My Account

    LoginRegister

    Statistics

    View Usage StatisticsView Google Analytics Statistics

    Comparative study of performance parameter of Phase-Locked Loops in CNTFET and CMOS technologies at deep sub-micron level

    Thumbnail
    View/Open
    202011015.pdf (4.617Mb)
    Date
    2022
    Author
    Tomar, Shubham
    Metadata
    Show full item record
    Abstract
    We discuss about the improving performance of PLL using CNTFETs with circuit architecture along with its simulation results. There is no such work presented before which illustrate the complete PLL design using CNTFET. The schematic of simulation circuit is based on conventional design of Phase Locked Loop. The model used is virtual source CNTFET model which describes enhancement mode, unipolar MOS transistors with semiconducting single walled CNT as channels. The model is based on a quasi-ballistic transport and embraces a precise explanation of the capacitor network in a CNTFET. All the circuit design and simulation performed in Cadence Virtuoso and general idea of layout taken from different references to get an approximate idea of area occupied by the PLL. As compared to PLL using MOSFET at 45nm, 16nm CNTFET based PLL gives approximately upto 33% more frequency signal at output, and consumes upto 90% less power and area.
    URI
    http://drsr.daiict.ac.in//handle/123456789/1090
    Collections
    • M Tech Dissertations [923]

    Resource Centre copyright © 2006-2017 
    Contact Us | Send Feedback
    Theme by 
    Atmire NV
     

     


    Resource Centre copyright © 2006-2017 
    Contact Us | Send Feedback
    Theme by 
    Atmire NV