• Login
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Browse

    All of DSpaceCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsThis CollectionBy Issue DateAuthorsTitlesSubjects

    My Account

    LoginRegister

    Statistics

    View Usage StatisticsView Google Analytics Statistics

    HDL implementation of palm associative memory

    Thumbnail
    View/Open
    201111010.pdf (1.420Mb)
    Date
    2013
    Author
    Kacheria, Rachit M.
    Metadata
    Show full item record
    Abstract
    The objective of this paper is to implement and analyze the palm associative memory proposed by G. Palm [1]. In this paper, a design implementation of this algorithm, based on Verilog HDL (hardware description language) and MATLAB programming language is proposed. Xilinx Spartan-3e FPGA (Field Programming Gate Array) is required for simulation purpose, which performs arithmetic operations for implementing associative memory. The simulation results will be obtained with Xilinx ISE 10.1 and MATLAB R2010a. The results are analyzed in terms of operating frequency and chip utilization. It also summarizes the Time of Computation and Hardware for Logic implementation for different input vector size in the system.
    URI
    http://drsr.daiict.ac.in/handle/123456789/426
    Collections
    • M Tech Dissertations [820]

    Resource Centre copyright © 2006-2017 
    Contact Us | Send Feedback
    Theme by 
    Atmire NV
     

     


    Resource Centre copyright © 2006-2017 
    Contact Us | Send Feedback
    Theme by 
    Atmire NV