Please use this identifier to cite or link to this item: http://drsr.daiict.ac.in//handle/123456789/420
Title: HDL based implementation of a node of hierarchical temporal memory.
Authors: Zaveri, Mazad S
Vyas, Pavan R.
Keywords: Hardware Description language
HDL
Online Machine learning Model
Hierarchical Temporal Memory
HTM
Issue Date: 2013
Publisher: Dhirubhai Ambani Institute of Information and Communication Technology
Citation: Vyas, Pavan R. (2013). HDL based implementation of a node of hierarchical temporal memory.. Dhirubhai Ambani Institute of Information and Communication Technology, 53 p. (Acc.No: T00383)
Abstract: The main intention of this thesis is to give the basic information about the implementation of a node of one of the neural network algorithms. The main purpose of this thesis is to design, implement and analyze the node of the HTM (Hierarchical Temporal Memory) algorithm suggested by Jeff Hawkins [1]. In this document, a design implementation of HTM algorithm node based on Verilog hardware description language and MATLAB programming language is given. The node of HTM algorithm is implemented using Xilinx Spartan-3e FPGA (Field Programmable Gate Array) kit. The simulation results obtained with Xilinx ISE (Integrated Software Environment) 10.1 software are also provided.
URI: http://drsr.daiict.ac.in/handle/123456789/420
Appears in Collections:M Tech Dissertations

Files in This Item:
File Description SizeFormat 
201111004.pdf
  Restricted Access
5.16 MBAdobe PDFThumbnail
View/Open Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.